

## RESEARCH INTERESTS

My interests lie in *compilers*, specifically how we can leverage modern programming languages to design general-purpose *intermediate representations* that (1) improve the precision of *static analysis* by preserving high-level information, (2) enable novel *optimizations* on the layout and organization of memory, and (3) open the door to *compiler-runtime codesigns* that rethink existing hardware abstractions.

## EDUCATION

|                                                                        |                 |
|------------------------------------------------------------------------|-----------------|
| <b>Northwestern University</b> , Evanston, Illinois, USA               | 2020 – Present  |
| Ph.D. in Computer Science, <i>Advised by Simone Campanoni</i>          | (Expected 2026) |
| M.Sc. in Computer Science, <i>Advised by Simone Campanoni</i>          | 2023            |
| <b>Rose-Hulman Institute of Technology</b> , Terre Haute, Indiana, USA | 2016–2020       |
| B.Sc. in Computer Engineering and Computer Science                     |                 |

## PUBLICATIONS

|                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Automatic Data Enumeration for Fast Data Collections</b> , <i>CGO 2026</i> .<br>Tommy McMichen, Simone Campanoni.                                                                                                                                                                |          |
| <b>Saving Energy with Per-Variable Bitwidth Speculation</b> , <i>ASPLOS 2025</i> .<br>Tommy McMichen, David Dlott, Panitan Wongse-ammat, Nathan Greiner, Hussain Khajanchi, Russ Joseph, Simone Campanoni.                                                                          |                                                                                                                                                                                |
| <b>Representing Data Collections in an SSA Form</b> , <i>CGO 2024</i> .<br>Tommy McMichen, Nathan Greiner, Peter Zhong, Federico Sossai, Atmn Patel, Simone Campanoni.                                                                                                              |       |
| <b>Getting a Handle on Unmanaged Memory</b> , <i>ASPLOS 2024</i> .<br>Nick Wanninger, Tommy McMichen, Simone Campanoni, Peter Dinda.                                                                                                                                                |    |
| <b>Program State Element Characterization</b> , <i>CGO 2023</i> .<br>Enrico Armenio Deiana, Brian Suchy, Michael Wilkins, Brian Homerding, Tommy McMichen, Katarzyna Dunajewski, Peter Dinda, Nikos Hardavellas, Simone Campanoni.                                                  |    |
| <b>NOELLE Offers Empowering LLVM Extensions</b> , <i>CGO 2022</i> .<br>Angelo Matni, Enrico Armenio Deiana, Yian Su, Lukas Gross, Souradip Ghosh, Sotiris Apostolakis, Ziyang Xu, Zujun Tan, Ishita Chaturvedi, Brian Homerding, Tommy McMichen, David I. August, Simone Campanoni. |    |
| <b>Fine-Grained Acceleration using Runtime Integrated Custom Execution (RICE)</b> , <i>CASES 2019</i> .<br>Leela Pakanati, Tommy McMichen, Zachary Estrada.                                                                                                                         |                                                                                                                                                                                                                                                                   |

## INVITED TALKS

|                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| <b>“Representing Data Collections for Analysis and Transformation”</b><br>Languages, Systems, and Data Seminar, <i>University of California, Santa Cruz</i> .<br>Computer Architecture Group Meeting, <i>University of Cambridge</i> .<br>Tech Talk, <i>Rose-Hulman Institute of Technology</i> .<br>Student Seminar Series, <i>Northwestern University</i> .<br>Constellation Workshop, <i>Northwestern University</i> . | October 2025<br>March 2024<br>October 2023<br>October 2023<br>July 2023 |
| <b>“Towards Collection-Oriented Compilation in LLVM”</b><br>LLVM Developers’ Meeting, <i>Santa Clara, California</i> .                                                                                                                                                                                                                                                                                                    | October 2025                                                            |

## INDUSTRY EXPERIENCE

|                                                                                                                                                                                                                                                                                                                                                                                                              |             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| <b>Meta</b> , Menlo Park, California, USA<br><i>Software Engineering Intern, Programming Languages and Runtimes, Android Native Compiler Team</i><br>• Improved the representation of ClangIR, an open-source C/C++ MLIR compiler.<br>• Developed analyses and transformations for C++ move semantics in ClangIR.<br>• Lead ClangIR open-source development efforts through issue creation and code reviews. | Summer 2025 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|

|                                                                                                                                                                                                                                                                                                 |                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| <b>Texas Instruments</b> , Dallas, Texas, USA<br><i>Digital Design Engineering Intern, Embedded Processors, Analytics Team</i>                                                                                                                                                                  | Summer 2019, Summer 2020 |
| <ul style="list-style-type: none"> <li>• Performed integration testing for hardware implementation of cache coherence protocol.</li> <li>• Developed coverage metrics for cache coherence testing.</li> <li>• Implemented automatic generation of RTL and TLM from descriptor files.</li> </ul> |                          |

  

|                                                                                                                                                                                                                                                                                                                                                                                                            |             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| <b>National Instruments</b> , Austin, Texas, USA<br><i>R&amp;D Software Engineering Intern, Digitizers</i>                                                                                                                                                                                                                                                                                                 | Summer 2018 |
| <ul style="list-style-type: none"> <li>• Designed and implemented FPGA logic for new function generator feature with LabVIEW.</li> <li>• Added kernel, driver and API support for new function generator feature.</li> <li>• Implemented full driver stack support for highly-customisable oscilloscope triggers.</li> <li>• Communicated with multiple teams to add new .NET API entry points.</li> </ul> |             |

---

## TEACHING EXPERIENCE

**Teaching Assistant**, *COMP\_SCI 322 Compiler Construction*, Prof. Simone Campanoni. Winter 2022  
**Resident Tutor**, *Computer Science and Computer Engineering Departments*. Aug. 2019 – May 2020

---

## SERVICE

|                                                                                                |                        |
|------------------------------------------------------------------------------------------------|------------------------|
| <b>Artifact Evaluation Committee</b> , International Conference on Compiler Construction (CC). | 2026                   |
| <b>Board Member</b> , Computer Science Social Initiative, Northwestern University.             | 2021 – Present         |
| <b>Member</b> , CS Ph.D. Orientation Planning Committee, Northwestern University.              | 2022 – 2025            |
| <b>Member</b> , CS Ph.D. Visit Day Planning Committee, Northwestern University.                | 2022 – 2026            |
| <b>Student Volunteer</b> , International Symposium on Microarchitecture (MICRO).               | October 2022           |
| <b>Chairperson</b> , IEEE, Rose-Hulman Institute of Technology student branch.                 | August 2019 – May 2020 |
| <b>Corresponding Secretary</b> , Eta Kappa Nu (HKN), Epsilon Eta Chapter.                      | August 2019 – May 2020 |
| <b>Member</b> , Eta Kappa Nu (HKN), Epsilon Eta Chapter.                                       | May 2018 – May 2020    |

---

## FUNDING AND AWARDS

|                                                                         |      |
|-------------------------------------------------------------------------|------|
| LLVM Foundation Student Travel Grant, <i>LLVM Developers' Meeting</i> . | 2025 |
| NSF Student Travel Grant, <i>ASPLOS</i> .                               | 2025 |
| NSF Student Travel Grant, <i>HPCA/PPoPP/CGO</i> .                       | 2024 |
| NSF Student Travel Grant, <i>HPCA/PPoPP/CGO</i> .                       | 2023 |
| IP/ROP Student Travel Award.                                            | 2019 |
| NSF Student Travel Grant, <i>ESweek</i> .                               | 2019 |
| IP/ROP Student Project Grant.                                           | 2018 |

---

## RESEARCH ADVISING

|                                                                                   |                |
|-----------------------------------------------------------------------------------|----------------|
| Akash Deo, M.Sc., <i>Designing compiler tools for AI-assisted vectorization</i> . | 2025 – Present |
| Benjamin Ye, M.Sc., <i>Characterizing differences between LLVM front-ends</i> .   | 2025 – Present |
| Benjamin Ye, B.Sc., <i>Automatically generating MEMOIR from Rust</i> .            | 2024 – 2025    |